# **BCM®** Bus Converter BCM6123x60E15A3yzz # Fixed Ratio DC-DC Converter #### **Features** - Up to 130A continuous secondary current - Up to 2867 W/in<sup>3</sup> power density - 97.4% peak efficiency - 2,250V<sub>DC</sub> isolation - Parallel operation for multi-kW arrays - OV, OC, UV, short circuit and thermal protection - 6123 through-hole ChiP package 2.402" x 0.990" x 0.286" (61.00mm x 25.14mm x 7.26mm) - PMBus<sup>TM</sup> management interface\* ## **Typical Applications** - High End Computing Systems - Automated Test Equipment - Industrial Systems - High Density Power Supplies - Communications Systems - Transportation | Product Ratings | | | | | | | |-------------------------------------------------|-------------------------------|--|--|--|--|--| | V <sub>PRI</sub> = 54V (36 - 60V) | I <sub>SEC</sub> = up to 130A | | | | | | | V <sub>SEC</sub> = 13.5V (9 - 15V)<br>(NO LOAD) | K = 1/4 | | | | | | #### **Product Description** The VI Chip® Bus Converter (BCM) is a high efficiency Sine Amplitude Converter<sup>TM</sup> (SAC<sup>TM</sup>), operating from a 36 to $60V_{DC}$ primary bus to deliver an isolated, ratiometric secondary voltage from 9 to $15V_{DC}$ . The BCM6123x60E15A3yzz offers low noise, fast transient response, and industry leading efficiency and power density. In addition, it provides an AC impedance beyond the bandwidth of most downstream regulators, allowing input capacitance normally located at the input of a POL regulator to be located at the primary side of the BCM module. With a primary to secondary K factor of 1/4, that capacitance value can be reduced by a factor of 16x, resulting in savings of board area, material and total system cost. Leveraging the thermal and density benefits of Vicor's ChiP packaging technology, the BCM module offers flexible thermal management options with very low top and bottom side thermal impedances. Thermally-adept ChiP-based power components, enable customers to achieve low cost power system solutions with previously unattainable system size, weight and efficiency attributes, quickly and predictably. <sup>\*</sup>When used with D44TL1A0 and I13TL1A0 chipset # **Typical Application** BCM6123x60E15A3y00 at Point of load BCM6123x60E15A3y01 at Point of load # **Pin Configuration** # **Pin Descriptions** | | | | Power Pins | | | | | | |---------------------------------------|----------------------------|---------------------------|--------------------------------------------------------------------|--|--|--|--|--| | Pin Number | Signal Name | Туре | Function | | | | | | | I1, J1, K1, L1 | $+V_{PRI}$ | PRIMARY POWER | Positive primary transformer power terminal | | | | | | | L'2 | -V <sub>PRI</sub> | PRIMARY POWER<br>RETURN | Negative primary transformer power terminal | | | | | | | A1, D1, E1, H1, A'2,<br>D'2, E'2, H'2 | +V <sub>SEC</sub> | SECONDARY<br>POWER | Positive secondary transformer power terminal | | | | | | | B1, C1, F1, G1<br>B'2, C'2, F'2, G'2 | -V <sub>SEC</sub> * | SECONDARY<br>POWER RETURN | Negative secondary transformer power terminal | | | | | | | | Analog Control Signal Pins | | | | | | | | | Pin Number | Signal Name | Туре | Function | | | | | | | ľ2 | TM | OUTPUT | Temperature Monitor; primary side referenced signals | | | | | | | J′2 | EN | INPUT | Enables and disables power supply; primary side referenced signals | | | | | | | K'2 | VAUX | OUTPUT | Auxilary Voltage Source; primary side referenced signals | | | | | | | | | PMBu | s Control Signal Pins | | | | | | | Pin Number | Signal Name | Туре | Function | | | | | | | ľ2 | SER-OUT | OUTPUT | UART transmit pin; Primary side referenced signals | | | | | | | J′2 | EN | INPUT | Enables and disables power supply; Primary side referenced signals | | | | | | | K′2 | SER-IN | INPUT | UART receive pin; Primary side referenced signals | | | | | | <sup>\*</sup>For proper operation an external low impedance connection must be made between listed - $V_{SEC}1$ and - $V_{SEC}2$ terminals. # **Part Ordering Information** | Product<br>Function | Package<br>Size | Package<br>Mounting | Max Primary<br>Input Voltage | Range<br>Identifier | Max<br>Secondary<br>Voltage | Secondary<br>Output<br>Current | Temperature<br>Grade | Option | |-------------------------|------------------|------------------------------|------------------------------|---------------------|-----------------------------|--------------------------------|------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------| | всм | 6123 | Х | 60 | Е | 15 | А3 | у | ZZ | | Bus Converter<br>Module | 61 = L<br>23 = W | <b>T</b> = TH <b>S</b> = SMT | 60V | 36 – 60V | 15V<br>No Load | 130A | <b>T</b> = -40°C - 125°C<br><b>M</b> = -55°C - 125°C | <ul> <li>00 = Analog Ctrl</li> <li>01 = PMBus Ctrl</li> <li>0R = Reversible Analog Ctrl</li> <li>0P = Reversible PMBus Ctrl</li> </ul> | All products shipped in JEDEC standard high profile (0.400" thick) trays (JEDEC Publication 95, Design Guide 4.10). ## **Standard Models** | Product<br>Function | Package<br>Size | Package<br>Mounting | Max Primary<br>Input Voltage | Range<br>Identifier | Max<br>Secondary<br>Voltage | Secondary<br>Output<br>Current | Temperature<br>Grade | Option | |---------------------|-----------------|---------------------|------------------------------|---------------------|-----------------------------|--------------------------------|----------------------|--------| | всм | 6123 | Т | 60 | E | 15 | А3 | Т | 00 | | всм | 6123 | Т | 60 | E | 15 | A3 | Т | 01 | # **Absolute Maximum Ratings** The absolute maximum ratings below are stress ratings only. Operation at or beyond these maximum ratings can cause permanent damage to the device. | Parameter | Comments | Min | Max | Unit | |--------------------------------------------------------|----------|------|-----|------| | +V <sub>PRI_DC</sub> to -V <sub>PRI_DC</sub> | | -1 | 80 | V | | $V_{PRI\_DC}$ or $V_{SEC\_DC}$ slew rate (operational) | | | 1 | V/µs | | +V <sub>SEC_DC</sub> to -V <sub>SEC_DC</sub> | | -1 | 20 | V | | TM / SER-OUT to -V <sub>PRI_DC</sub> | | | 4.6 | V | | EN to -V <sub>PRI_DC</sub> | | -0.3 | 5.5 | V | | VAUX / SER-IN to -V <sub>PRI_DC</sub> | | | 4.6 | V | # **Electrical Specifications** Specifications apply over all line and load conditions, unless otherwise noted; **Boldface** specifications apply over the temperature range of -40°C $\leq$ T<sub>INTERNAL</sub> $\leq$ 125°C (T-Grade); All other specifications are at T<sub>INTERNAL</sub> = 25°C unless otherwise noted. | Attribute | Symbol | Conditions / Notes | Min | Тур | Max | Unit | | |-----------------------------------------------------------|----------------------------|---------------------------------------------------------------------------------------------|------------|------|------|-----------|--| | | | | | | | | | | Ger | neral Powetrai | n PRIMARY to SECONDARY Specification (Forward | Direction) | ) | | | | | Primary Input Voltage range, continuous | V <sub>PRI_DC</sub> | | 36 | | 60 | V | | | V <sub>PRI</sub> μController | V <sub>µC_ACTIVE</sub> | $V_{PRI\_DC}$ voltage where $\mu C$ is initialized,<br>(ie VAUX = Low, powertrain inactive) | | | 14 | V | | | DDI I CEC I I I O ' I I I I C I I I I I I I I I I I I I I | | Disabled, EN Low, V <sub>PRI_DC</sub> = 54V | | 5 | | ^ | | | PRI to SEC Input Quiescent Current | I <sub>PRI_Q</sub> | T <sub>INTERNAL</sub> ≤ 100°C | | | 10 | mA | | | | | V <sub>PRI_DC</sub> = 54V, T <sub>INTERNAL</sub> = 25°C | | 14.7 | 21.6 | | | | PRI to SEC No Load Power | D | $V_{PRI\_DC} = 54V$ | 7 | | 35.2 | W | | | Dissipation | P <sub>PRI_NL</sub> | V <sub>PRI_DC</sub> = 36V to 60V, T <sub>INTERNAL</sub> = 25 °C | | | 25 | VV | | | | | $V_{PRI\_DC} = 36V$ to $60V$ | | | 38 | | | | PRI to SEC Inrush Current Peak | I <sub>PRI INR PK</sub> | $V_{PRI\_DC}$ = 60V, $C_{SEC\_EXT}$ = 3000µF, $R_{LOAD\_SEC}$ = 20% of full load current | | 40 | | А | | | | | T <sub>INTERNAL</sub> ≤ 100°C | | | 45 | | | | DC Primary Input Current | I <sub>PRI_IN_DC</sub> | At I <sub>SEC_OUT_DC</sub> = 130A, T <sub>INTERNAL</sub> ≤ 100°C | | | 33 | А | | | Transformation Ratio | K | Primary to secondary, $K = V_{SEC\_DC} / V_{PRI\_DC}$ , at no load | | 1/4 | | V/V | | | Secondary Output Current (continuous) | I <sub>SEC_OUT_DC</sub> | | | | 130 | А | | | Secondary Output Current (pulsed) | I <sub>SEC_OUT_PULSE</sub> | 10ms pulse, 25% Duty cycle, I <sub>SEC_OUT_AVG</sub> ≤ 50% rated I <sub>SEC_OUT_DC</sub> | | | 145 | А | | | | | $V_{PRI_DC} = 54V$ , $I_{SEC_OUT_DC} = 130A$ | 96.2 | 97 | | % | | | PRI to SEC Efficiency (ambient) | $\eta_{AMB}$ | $V_{PRI_DC} = 36V$ to 60V, $I_{SEC_OUT_DC} = 130A$ | 95.2 | | | | | | | | $V_{PRI\_DC} = 54V$ , $I_{SEC\_OUT\_DC} = 65A$ | 96.5 | 97.4 | | | | | PRI to SEC Efficiency (hot) | $\eta_{HOT}$ | $V_{PRI\_DC} = 54V$ , $I_{SEC\_OUT\_DC} = 130A$ | 95.8 | 96.5 | | % | | | PRI to SEC Efficiency<br>(over load range) | η <sub>20%</sub> | 26A < I <sub>SEC_OUT_DC</sub> < 130A | 90 | | | % | | | | R <sub>SEC_COLD</sub> | V <sub>PRI_DC</sub> = 54V, I <sub>SEC_OUT_DC</sub> = 130A, T <sub>INTERNAL</sub> = -40°C | 1.2 | 1.5 | 1.8 | | | | PRI to SEC Output Resistance | R <sub>SEC_AMB</sub> | $V_{PRI\_DC} = 54V$ , $I_{SEC\_OUT\_DC} = 130A$ | 1.6 | 1.95 | 2.3 | $m\Omega$ | | | | R <sub>SEC_HOT</sub> | V <sub>PRI_DC</sub> = 54V, I <sub>SEC_OUT_DC</sub> = 130A, T <sub>INTERNAL</sub> = 100°C | 2.2 | 2.5 | 2.8 | | | | Switching Frequency | F <sub>SW</sub> | Frequency of the Output Voltage Ripple = 2x F <sub>SW</sub> | 0.9 | 0.95 | 1.0 | MHz | | | Secondary Output Voltage Ripple | V <sub>SEC OUT PP</sub> | $C_{SEC\_EXT} = 0\mu F$ , $I_{SEC\_OUT\_DC} = 130A$ , $V_{PRI\_DC} = 54V$ , 20MHz BW | | 120 | | mV | | | | | T <sub>INTERNAL</sub> ≤ 100°C | | | 250 | | | | Primary Input Leads Inductance<br>(Parasitic) | L <sub>PRI_IN_LEADS</sub> | Frequency 2.5MHz (double switching frequency),<br>Simulated lead model | | 6.7 | | nH | | | Secondary Output Leads Inductance (Parasitic) | L <sub>SEC_OUT_LEADS</sub> | Frequency 2.5MHz (double switching frequency),<br>Simulated lead model | | 0.64 | | nH | | Specifications apply over all line and load conditions, unless otherwise noted; **Boldface** specifications apply over the temperature range of -40°C $\leq$ T<sub>INTERNAL</sub> $\leq$ 125°C (T-Grade); All other specifications are at T<sub>INTERNAL</sub> = 25°C unless otherwise noted. | Attribute | Symbol | Conditions / Notes | Min Typ Max | | Unit | | |-------------------------------------------------------------|------------------------------|----------------------------------------------------------------------------------------------------------------------------|-------------|------|------|----| | | | | | | | | | Gene | ral Powetrain P | RIMARY to SECONDARY Specification (Forward Dir | ection) Co | ont. | | | | Effective Primary Capacitance (Internal) | C <sub>PRI_INT</sub> | Effective Value at 54V <sub>PRI_DC</sub> | | 11.2 | | μF | | Effective Secondary Capacitance (Internal) | C <sub>SEC_INT</sub> | Effective Value at 13.5V <sub>SEC_DC</sub> | | 140 | | μF | | Effective Secondary Output<br>Capacitance (External) | C <sub>SEC_OUT_EXT</sub> | Excessive capacitance may drive module into SC protection | | | 3000 | μF | | Effective Secondary Output<br>Capacitance (External) | C <sub>SEC_OUT_AEXT</sub> | $C_{SEC\_OUT\_AEXT}$ Max = N * 0.5 * $C_{SEC\_OUT\_EXT\ MAX}$ , where N = the number of units in parallel | | | | | | | Powertrain I | Protection PRIMARY to SECONDARY (Forward Direc | tion) | | | | | Auto Restart Time | t <sub>AUTO_RESTART</sub> | Startup into a persistent fault condition. Non-Latching fault detection given V <sub>PRI_DC</sub> > V <sub>PRI_UVLO+</sub> | 490 | | 560 | ms | | Primary Overvoltage Lockout<br>Threshold | V <sub>PRI_OVLO+</sub> | | 63 | 67 | 71 | V | | Primary Overvoltage Recovery<br>Threshold | V <sub>PRI_OVLO</sub> - | | 61 | 65 | 69 | V | | Primary Overvoltage Lockout<br>Hysteresis | V <sub>PRI_OVLO_HYST</sub> | | | 2 | | V | | Primary Overvoltage Lockout<br>Response Time | t <sub>PRI_OVLO</sub> | | | 100 | | μs | | Primary Soft-Start Time | t <sub>PRI_SOFT</sub> -START | From powertrain active. Fast Current limit protection disabled during Soft-Start | | 1 | | ms | | Secondary Output Overcurrent Trip<br>Threshold | I <sub>SEC_OUT_OCP</sub> | | 145 | 180 | 225 | А | | Secondary Output Overcurrent<br>Response Time Constant | t <sub>SEC_OUT_OCP</sub> | Effective internal RC filter | | 3 | | ms | | Secondary Output Short Circuit<br>Protection Trip Threshold | I <sub>SEC_OUT_SCP</sub> | | 195 | | | А | | Secondary Output Short Circuit<br>Protection Response Time | t <sub>SEC_OUT_SCP</sub> | | | 1 | | μs | | Overtemperature Shutdown<br>Threshold | t <sub>OTP+</sub> | Temperature sensor located inside controller IC | 125 | | | °C | Specifications apply over all line and load conditions, unless otherwise noted; **Boldface** specifications apply over the temperature range of -40°C $\leq$ T<sub>INTERNAL</sub> = 25°C (T-Grade); All other specifications are at T<sub>INTERNAL</sub> = 25°C unless otherwise noted. | Attribute | Symbol | Conditions / Notes | Min | Тур | Max | Unit | |--------------------------------------------------------|------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----|-----|------| | | | | | | | | | Po | wertrain Supe | ervisory Limits PRIMARY to SECONDARY (Forward D | irection) | | | | | Primary Overvoltage Lockout<br>Threshold | V <sub>PRI_OVLO+</sub> | | 64 | 66 | 68 | V | | Primary Overvoltage Recovery<br>Threshold | V <sub>PRI_OVLO</sub> - | | 60 | 64 | 66 | V | | Primary Overvoltage Lockout<br>Hysteresis | V <sub>PRI_OVLO_HYST</sub> | | | 2 | | V | | Primary Overvoltage Lockout<br>Response Time | t <sub>PRI_OVLO</sub> | | | 100 | | μs | | Primary Undervoltage Lockout<br>Threshold | V <sub>PRI_UVLO</sub> - | | 26 | 28 | 30 | V | | Primary Undervoltage Recovery<br>Threshold | V <sub>PRI_UVLO+</sub> | | 28 | 30 | 32 | V | | Primary Undervoltage Lockout<br>Hysteresis | V <sub>PRI_UVLO_HYST</sub> | | | 2 | | V | | Primary Undervoltage Lockout<br>Response Time | t <sub>PRI_UVLO</sub> | | | 100 | | μs | | Primary Undervoltage Startup Delay | t <sub>PRI_UVLO+_DELAY</sub> | From $V_{PRI_DC} = V_{PRI_UVLO_+}$ to powertrain active, EN floating, (i.e One time Startup delay form application of $V_{PRI_DC}$ to $V_{SEC_DC}$ ) | | 20 | | ms | | Secondary Output Overcurrent Trip<br>Threshold | I <sub>SEC_OUT_OCP</sub> | | 164 | 176 | 188 | Α | | Secondary Output Overcurrent<br>Response Time Constant | t <sub>SEC_OUT_OCP</sub> | Effective internal RC filter | | 3 | | ms | | Overtemperature Shutdown<br>Threshold | t <sub>OTP+</sub> | Temperature sensor located inside controller IC | 125 | | | °C | | Overtemperature Recovery<br>Threshold | t <sub>OTP</sub> | | 105 | 110 | 115 | °C | | Undertemperature Shutdown<br>Threshold | t <sub>UTP</sub> | Temperature sensor located inside controller IC;<br>Protection not available for M-Grade units. | | | -45 | °C | | Undertemperature Restart Time | t <sub>UTP_RESTART</sub> | Startup into a persistent fault condition. Non-Latching fault detection given $V_{PRI\_DC} > V_{PRI\_UVLO+}$ | | 3 | | S | Specifications apply over all line and load conditions, unless otherwise noted; **Boldface** specifications apply over the temperature range of -40°C $\leq$ T<sub>INTERNAL</sub> $\leq$ 125°C (T-Grade); All other specifications are at T<sub>INTERNAL</sub> = 25°C unless otherwise noted. | Attribute | Symbol | Conditions / Notes | Min | Тур | Max | Unit | | |--------------------------------------------|----------------------------|------------------------------------------------------------------------------------------------|------------|------|-------|------|--| | | | | | | | | | | Ge | neral Powetra | in SECONDARY to PRIMARY Specification (Reverse I | Direction) | | | | | | Secondary Input Voltage range, continuous | $V_{SEC\_DC}$ | | 9 | | 15 | V | | | | | $V_{SEC\_DC} = 13.5V$ , $T_{INTERNAL} = 25$ °C | | 14.7 | 21.6 | | | | SEC to PRI No Load Power | D | $V_{SEC\_DC} = 13.5V$ | 7 | | 35.2 | W | | | Dissipation | P <sub>SEC_NL</sub> | V <sub>SEC_DC</sub> = 9V to 15V, T <sub>INTERNAL</sub> = 25°C | | | 25 | VV | | | | | $V_{SEC_DC} = 9V \text{ to } 15V$ | | | 38 | | | | DC Secondary Input Current | I <sub>SEC_IN_DC</sub> | At I <sub>PRI_DC</sub> = 32.5A, T <sub>INTERNAL</sub> ≤ 100°C | | | 132.5 | А | | | Primary Output Current (continuous) | I <sub>PRI_OUT_DC</sub> | | | | 32.5 | А | | | Primary Output Current (pulsed) | I <sub>PRI_OUT_PULSE</sub> | 10ms pulse, 25% Duty cycle,<br>$I_{PRI_OUT\_AVG} \le 50\%$ rated $I_{PRI_OUT\_DC}$ | | | 39 | А | | | | $\eta_{AMB}$ | $V_{SEC\_DC} = 13.5V$ , $I_{PRI\_OUT\_DC} = 32.5A$ | 96.2 | 97.0 | | | | | SEC to PRI Efficiency (ambient) | | $V_{SEC\_DC} = 9V$ to 15V, $I_{PRI\_OUT\_DC} = 32.5A$ | 95.2 | | | % | | | | | $V_{SEC\_DC} = 13.5V, I_{PRI\_OUT\_DC} = 16.25A$ | 96.5 | 97.4 | | | | | SEC to PRI Efficiency (hot) | $\eta_{HOT}$ | $V_{SEC\_DC} = 13.5V$ , $I_{PRI\_OUT\_DC} = 32.5A$ | 95.8 | 96.5 | | % | | | SEC to PRI Efficiency<br>(over load range) | η <sub>20%</sub> | 6.5A < I <sub>PRI_OUT_DC</sub> < 32.5A | 92 | | | % | | | | R <sub>PRI_COLD</sub> | $V_{SEC\_DC} = 13.5V$ , $I_{PRI\_OUT\_DC} = 32.5A$ , $T_{INTERNAL} = -40^{\circ}C$ | 25 | 30 | 35 | | | | SEC to PRI Output Resistance | R <sub>PRI_AMB</sub> | $V_{SEC\_DC} = 13.5V$ , $I_{PRI\_OUT\_DC} = 32.5A$ | 31 | 38 | 45 | mΩ | | | | R <sub>PRI_HOT</sub> | V <sub>SEC_DC</sub> = 13.5V, I <sub>PRI_OUT_DC</sub> = 32.5A, T <sub>INTERNAL</sub> = 100°C | 41 | 47 | 53 | | | | Primary Output Voltage Ripple | V <sub>PRI OUT PP</sub> | $C_{PRI\_OUT\_EXT} = 0\mu$ F, $I_{PRI\_OUT\_DC} = 32.5$ A, $V_{SEC\_DC} = 13.5$ V, $20$ MHz BW | | 500 | | mV | | | | ==- | T <sub>INTERNAL</sub> ≤ 100°C | | | 1000 | | | Specifications apply over all line and load conditions, unless otherwise noted; **Boldface** specifications apply over the temperature range of -40°C $\leq$ T<sub>INTERNAL</sub> $\leq$ 125°C (T-Grade); All other specifications are at T<sub>INTERNAL</sub> = 25°C unless otherwise noted. | Attribute | Symbol | Conditions / Notes | Min | Тур | Max | Unit | |---------------------------------------------------------------|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|------|-------|------| | | | | | | | | | | Protec | tion SECONDARY to PRIMARY (Reverse Direction) | | | | | | Effective Primary Output<br>Capacitance (External) | C <sub>PRI_OUT_EXT</sub> | Excessive capacitance may drive module into SC protection | | | 100 | μF | | Secondary Overvoltage Lockout<br>Threshold | V <sub>SEC_OVLO+</sub> | Module latched shutdown with $V_{PRI\_DC} < V_{PRI\_UVLO-\_R}$ | 16 | 16.5 | 17.3 | V | | Secondary Overvoltage Lockout<br>Response Time | t <sub>PRI_OVLO</sub> | | | 100 | | μs | | Secondary Undervoltage Lockout<br>Threshold | V <sub>SEC_UVLO</sub> - | Module latched shutdown with $V_{PRI\_DC} < V_{PRI\_UVLO-\_R}$ | 6.5 | 7 | 7.5 | V | | Secondary Undervoltage Lockout<br>Response Time | t <sub>SEC_UVLO</sub> | | | 100 | | μs | | Primary Undervoltage Lockout<br>Threshold | V <sub>PRI_UVLOR</sub> | Applies only to reversilbe products in forward and in reverse direction; $I_{PRI\_DC} \le 20$ while $V_{PRI\_UVLO-\_R}$ $< V_{PRI\_DC} < V_{PRI\_MIN}$ | erse direction; $I_{PRI\_DC} \le 20$ while $V_{PRI\_UVLO-R}$ 26 28 | | 30 | V | | Primary Undervoltage Recovery<br>Threshold | V <sub>PRI_UVLO+_R</sub> | Applies only to reversilbe products in forward and in reverse direction; | 28 | 30 | 32 | V | | Primary Undervoltage Lockout<br>Hysteresis | V <sub>PRI_UVLO_HYST_R</sub> | Applies only to reversilbe products in forward and in reverse direction; | | 2 | | V | | Primary Output Overcurrent Trip<br>Threshold (Analog) | I <sub>PRI_OUT_OCP</sub> | Module latched shutdown with $V_{PRI\_DC} < V_{PRI\_UVLO-\_R}$ | 36.25 | 45 | 56.25 | А | | Primary Output Overcurrent<br>Response Time Constant (Analog) | t <sub>PRI_OUT_OCP</sub> | Effective internal RC filter | | 3 | | ms | | Primary Short Circuit Protection Trip<br>Threshold | I <sub>PRI_SCP</sub> | Module latched shutdown with $V_{PRI\_DC} < V_{PRI\_UVLO-\_R}$ | 48.75 | | | А | | Primary Short Circuit Protection<br>Response Time | t <sub>PRI_SCP</sub> | | | 1 | | μs | | Primary Output Overcurrent Trip<br>Threshold (PM Bus) | I <sub>PRI_OUT_OCP</sub> | Module latched shutdown with $V_{PRI\_DC} < V_{PRI\_UVLO-\_R}$ 41 44 | | 47 | А | | | Primary Output Overcurrent<br>Response Time Constant (PM Bus) | t <sub>PRI_OUT_OCP</sub> | Effective internal RC filter | | 3 | | ms | Figure 1 — Specified thermal operating area **Figure 2** — Specified electrical operating area using rated $R_{SEC\_HOT}$ Figure 3 — Specified Primary start-up into load current and external capacitance ## **Analog Control Signal Characteristics** Specifications apply over all line, load conditions, unless otherwise noted; **Boldface** specifications apply over the temperature range of -40°C $\leq$ T<sub>INTERNAL</sub> = 25°C unless otherwise noted. #### **Temperature Monitor** - The TM pin is a standard analog I/O configured as an output from an internal µC. - The TM pin monitors the internal temperature of the controller IC within an accuracy of ±5°C. - μC 250kHz PWM output internally pulled high to 3.3V. | SIGNAL TYPE | STATE | ATTRIBUTE | SYMBOL | CONDITIONS / NOTES | MIN | TYP | MAX | UNIT | |-------------------|---------|-----------------------------------------|--------------------|---------------------------------------------------------------------------------------------|-------|------|-------|---------| | | Startup | Powertrain active to TM time | t <sub>TM</sub> | | | 100 | | μs | | | | TM Duty Cycle | $TM_PWM$ | | 18.18 | | 68.18 | % | | | | TM Current | $I_{TM}$ | | | | 4 | mA | | | | Recommended External filtering | | | | | | | | | | TM Capacitance (External) | $C_{TM\_EXT}$ | Recommended External filtering | | 0.01 | | μF | | DIGITAL<br>OUTPUT | | TM Resistance (External) | $R_{TM\_EXT}$ | Recommended External filtering | | 1 | | kΩ | | | | Specifications using recommended filter | | | | | | | | | | TM Gain | $A_{TM}$ | | | 10 | | mV / °C | | | | TM Voltage Reference | $V_{TM\_AMB}$ | | | 1.27 | | V | | | - | TM Voltage Ripple | V <sub>TM PP</sub> | $R_{TM\_EXT} = 1K$ Ohm, $C_{TM\_EXT} = 0.01uF$ , $V_{PRI\_DC} = 54V$ , $I_{SEC\_DC} = 130A$ | | 28 | | mV | | | | TWI Voltage hippie VIIM_PP | | T <sub>INTERNAL</sub> ≤ 100°C | | | 40 | | #### **Enable / Disable Control** - $\bullet$ The EN pin is a standard analog I/O configured as an input to an internal $\mu C.$ - It is internally pulled high to 3.3V. - When held low the BCM internal bias will be disabled and the powertrain will be inactive. - In an array of BCMs, EN pins should be interconnected to synchronize startup. | SIGNAL TYPE | STATE | ATTRIBUTE | SYMBOL | CONDITIONS / NOTES | MIN | TYP | MAX | UNIT | |--------------------------------|---------|------------------------------|----------------------------|--------------------------------------------------------------------------------------------------------|-----|-----|-----|------| | ANALOG INPUT Regular Operation | Startup | EN to Powertrain active time | t <sub>EN_START</sub> | $V_{PRI\_DC} > V_{PRI\_UVLO+}$ , EN held low both conditions satisfied for T > $t_{PRI\_UVLO+\_DELAY}$ | | 250 | | μs | | | | EN Voltage Threshold | V <sub>EN_TH</sub> | | 2.3 | | | V | | | | EN Resistance (Internal) | R <sub>EN_INT</sub> | Internal pull up resistor | | 1.5 | | kΩ | | | - | EN Disable Threshold | V <sub>EN_DISABLE_TH</sub> | | | | 1 | V | ## **Analog Control Signal Characteristics (Cont.)** Specifications apply over all line, load conditions, unless otherwise noted; **Boldface** specifications apply over the temperature range of -40°C $\leq$ T<sub>INTERNAL</sub> = 25°C unless otherwise noted. #### **Auxiliary Voltage Source** - $\bullet$ The VAUX pin is a standard analog I/O configured as an output from an internal $\mu C$ . - VAUX is internally connected to μC output as internally pulled high to a 3.3V regulator with 2% tolerance, a 1% resistor of 1.5kΩ. - VAUX can be used as a "Ready to process full power" flag. This pin transitions VAUX voltage after a 2ms delay from the start of powertrain activating, signaling the end of softstart. - VAUX can be used as "Fault flag". This pin is pulled low internally when a fault protection is detected. | SIGNAL TYPE | STATE | ATTRIBUTE | SYMBOL | CONDITIONS / NOTES | MIN | TYP | MAX | UNIT | |-------------|-----------|--------------------------------|----------------------|----------------------------------------------------|-----|-----|------|---------| | | Startup | Powertrain active to VAUX time | $t_{VAUX}$ | Powertrain active to VAUX High | | 2 | | ms | | | | VAUX Voltage | $V_{VAUX}$ | | 2.8 | | 3.3 | V | | | | VAUX Available Current | $I_{VAUX}$ | | | | 4 | mA | | ANALOG | Regular | VAUX Voltage Ripple | V | | | 50 | | ms<br>V | | OUTPUT | Operation | VAOA VOItage Rippie | $V_{VAUX\_PP}$ | T <sub>INTERNAL</sub> ≤ 100°C | | | 100 | IIIV | | | | VAUX Capacitance<br>(External) | $C_{VAUX\_EXT}$ | | | | 0.01 | μF | | | | VAUX Resistance (External) | $R_{VAUX\_EXT}$ | $V_{PRI\_DC} < V_{\mu C\_ACTIVE}$ | 1.5 | | | kΩ | | | Fault | VAUX Fault Response Time | t <sub>VAUX_FR</sub> | From fault to $V_{VAUX} = 2.8V$ , $C_{VAUX} = 0pF$ | | 10 | | μs | ## PMBus™ Control Signal Characteristics Specifications apply over all line, load conditions, unless otherwise noted; **Boldface** specifications apply over the temperature range of -40°C $\leq$ T<sub>INTERNAL</sub> = 25°C unless otherwise noted. ## **UART SER-IN / SER-OUT Pins** - Universal Asynchronous Receiver/Transmitter (UART) pins. - The BCM communication version is not intended to be used without a Digital Supervisor. - Isolated I<sup>2</sup>C communication and telemetry is available when using Vicor Digital Isolator and Vicor Digital Supervisor. Please see specific product data sheet for more details. - UART SER-IN pin is internally pulled high using a $1.5k\Omega$ to 3.3V. | SIGNAL TYPE | STATE | ATTRIBUTE | SYMBOL | CONDITIONS / NOTES | MIN | TYP | MAX | UNIT | |-------------------|-----------|-----------------------------|---------------------------|------------------------------|-----|-----|---------------------------------------------------------------------------|--------| | GENERAL I/O | | Baud Rate | BR <sub>UART</sub> | Rate | | 750 | | Kbit/s | | | | SER-IN Pin | | | | | | | | | | SER-IN Input Voltage Range | V <sub>SER-IN_IH</sub> | | 2.3 | | | V | | | | SER-IN Input Voltage Range | V <sub>SER-IN_IL</sub> | | | | 1 | V | | DIGITAL<br>INPUT | | SER-IN rise time | t <sub>SER-IN_RISE</sub> | 10% to 90% | | 400 | | ns | | | | SER-IN fall time | t <sub>SER-IN_FALL</sub> | 10% to 90% | | 25 | | ns | | | | SER-IN R <sub>PULLUP</sub> | R <sub>SER-IN_PLP</sub> | Pull up to 3.3V | | 1.5 | | kΩ | | | Regular | SER-IN External Capacitance | C <sub>SER-IN_EXT</sub> | | | | 400 | pF | | | Operation | SER-OUT Pin | | | | | 750 Kbit/s V 1 V 400 ns 25 ns 1.5 kΩ 400 pF V 0.5 V 55 ns 45 ns | | | DIGITAL<br>OUTPUT | | SER-OUT Output Voltage | V <sub>SER-OUT_OH</sub> | 0mA ≥ I <sub>OH</sub> ≥ -4mA | 2.8 | | | V | | | | Range | V <sub>SER-OUT_OL</sub> | 0mA ≤ I <sub>OL</sub> ≤ 4mA | | | 0.5 | V | | | | SER-OUT rise time | t <sub>SER-OUT_RISE</sub> | 10% to 90% | | 55 | | ns | | | | SER-OUT fall time | t <sub>SER-OUT_FALL</sub> | 10% to 90% | | 45 | | ns | | | | SER-OUT source current | I <sub>SER-OUT</sub> | V <sub>SER-OUT</sub> = 2.8V | | | 6 | mA | | | | SER-OUT output impedance | Z <sub>SER-OUT</sub> | | | 120 | | Ω | #### **Enable / Disable Control** - The EN pin is a standard analog I/O configured as an input to an internal µC. - It is internally pulled high to 3.3V. - When held low the BCM internal bias will be disabled and the powertrain will be inactive. - In an array of BCMs, EN pins should be interconnected to synchronize startup. - Enable / disable command will have no effect if the EN pin is disabled. | SIGNAL TYPE | STATE | ATTRIBUTE | SYMBOL | CONDITIONS / NOTES | MIN | TYP | MAX | UNIT | |-----------------|----------------------|------------------------------|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------| | ANALOG<br>INPUT | Startup | EN to Powertrain active time | t <sub>EN_START</sub> | $\begin{split} &V_{PRI\_DC} > V_{PRI\_UVLO+}, \\ &EN \text{ held low both conditions satisfied} \\ &for \ t > t_{PRI\_UVLO+\_DELAY} \end{split}$ | | 250 | | μs | | | | EN Voltage Threshold | V <sub>ENABLE</sub> | | 2.3 | | | V | | | Regular<br>Operation | EN Resistance (Internal) | R <sub>EN_INT</sub> | Internal pull up resistor | | 1.5 | | kΩ | | | · | EN Disable Threshold | V <sub>EN_DISABLE_TH</sub> | | | | 1 | V | ## **PMBus™** Reported Characteristics Specifications apply over all line, load conditions, unless otherwise noted; **Boldface** specifications apply over the temperature range of -40°C $\leq$ T<sub>INTERNAL</sub> = 25°C unless otherwise noted. #### **Monitored Telemetry** • The BCM communication version is not intended to be used without a Digital Supervisor. | ATTRIBUTE | DIGITAL SUPERVISOR<br>PMBus <sup>TM</sup> READ COMMAND | ACCURACY<br>(RATED RANGE) | FUNCTIONAL<br>REPORTING RANGE | UPDATE<br>RATE | REPORTED UNITS | |-------------------------------|--------------------------------------------------------|------------------------------------------------------------------|-------------------------------|----------------|----------------------------------------------------------------| | Input voltage | (88h) READ_VIN | ± 5% (LL - HL) | 28V to 66V | 100µs | V <sub>ACTUAL</sub> = V <sub>REPORTED</sub> x 10 <sup>-1</sup> | | Input current | (89h) READ_IIN | ± 20% (10 - 20% of FL)<br>± 5% (20 - 133% of FL) | -44A to 44A | 100µs | I <sub>ACTUAL</sub> = I <sub>REPORTED</sub> x 10 <sup>-2</sup> | | Output voltage <sup>[1]</sup> | (8Bh) READ_VOUT | ± 5%(LL - HL) | 7.0V to 16.5V | 100µs | $V_{ACTUAL} = V_{REPORTED} \times 10^{-1}$ | | Output current | (8Ch) READ_IOUT | ± 20% (10 - 20% of FL)<br>± 5% (20 - 133% of FL) | -176A to 176A | 100μs | I <sub>ACTUAL</sub> = I <sub>REPORTED</sub> x 10 <sup>-2</sup> | | Output resistance | (D4h) READ_ROUT | ± 5% (50 - 100% of FL) at NL<br>± 10% (50 - 100% of FL)(LL - HL) | 1000u to 3000u | 100ms | $R_{ACTUAL} = R_{REPORTED} \times 10^{-5}$ | | Temperature <sup>[2]</sup> | (8Dh) READ_TEMPERATURE_1 | ± 7°C(Full Range) | - 55°C to 130°C | 100ms | $T_{ACTUAL} = T_{REPORTED}$ | $<sup>^{[1]}</sup>$ Default READ Output Voltage returned when unit is disabled = -300 V. #### Variable Parameter - Factory setting of all below Thresholds and Warning limits are 100% of listed protection values. - ullet Variables can be written only when module is disabled either EN pulled low or $V_{IN} < V_{IN\_UVLO}$ . - Module must remain in a disabled mode for 3 ms after any changes to the below variables allowing ample time to commit changes to EEPROM. | ATTRIBUTE | DIGITAL SUPERVISOR<br>PMBus <sup>TM</sup> COMMAND <sup>[3]</sup> | CONDITIONS / NOTES | ACCURACY<br>(RATED RANGE) | FUNCTIONAL<br>REPORTING<br>RANGE | DEFAULT<br>VALUE | |-------------------------------------------------|------------------------------------------------------------------|---------------------------------------------------------------------|--------------------------------------------------|----------------------------------|------------------| | Input / Output Overvoltage<br>Protection Limit | (55h) VIN_OV_FAULT_LIMIT | V <sub>IN_OVLO-</sub> is automatically 3% lower than this set point | ± 5% (LL - HL) | 28V to 66V | 100% | | Input / Output Overvoltage<br>Warning Limit | (57h) VIN_OV_WARN_LIMIT | | ± 5% (LL - HL) | 28V to 66V | 100% | | Input / Output Undervoltage<br>Protection Limit | (D7h) DISABLE_FAULTS | Can only be disabled to a preset default value | ± 5% (LL - HL) | 28V or 66V | 100% | | Input Overcurrent Protection Limit | (5Bh) IIN_OC_FAULT_LIMIT | | ± 20% (10 - 20% of FL)<br>± 5% (20 - 133% of FL) | 0 to 44A | 100% | | Input Overcurrent<br>Warning Limit | (5Dh) IIN_OC_WARN_LIMIT | | ± 20% (10 - 20% of FL)<br>± 5% (20 - 133% of FL) | 0 to 44A | 100% | | Overtemperature Protection<br>Limit | (4Fh) OT_FAULT_LIMIT | | ± 7°C (Full Range) | 0 to 125°C | 100% | | Overtemperature<br>Warning Limit | (51h) OT_WARN_LIMIT | | ± 7°C (Full Range) | 0 to 125°C | 100% | | Turn on Delay | (60h) TON_DELAY | Additional time delay to the<br>Undervoltage Startup Delay | ± 50μs | 0 to 100ms | 0ms | <sup>[3]</sup> Refer to Digital Supervisor datasheet for complete list of supported commands. <sup>&</sup>lt;sup>[2]</sup> Default READ Temperature returned when unit is disabled = -273°C. ## **BCM Module Timing diagram** # **High Level Functional State Diagram** Conditions that cause state transitions are shown along arrows. Sub-sequence activities listed inside the state bubbles. ## **Application Characteristics** Product is mounted and temperature controlled via top side cold plate, unless otherwise noted. All data presented in this section are collected data from primary sourced units processing power in forward direction. See associated figures for general trend data. **Figure 4** — No load power dissipation vs. V<sub>PRI\_DC</sub> **Figure 6** — Efficiency and power dissipation at $T_{CASE} = -40$ °C **Figure 8** — Efficiency and power dissipation at $T_{CASE} = 80^{\circ}C$ **Figure 5** — Full load efficiency vs. temperature; $V_{PRI\_DC}$ **Figure 7** — Efficiency and power dissipation at $T_{CASE} = 25^{\circ}C$ **Figure 9** — $R_{SEC}$ vs. temperature; Nominal $V_{PRI\_DC}$ $I_{SEC\_DC} = 125A$ at $T_{CASE} = 80^{\circ}C$ **Figure 10** — $V_{SEC\_OUT\_PP}$ vs. $I_{SEC\_DC}$ ; No external $C_{SEC\_OUT\_EXT\_}$ Board mounted module, scope setting: 20MHz analog BW **Figure 12** — 0A - 130A transient response: $C_{PRI\ IN\ EXT} = 2700\mu F$ , no external $C_{SEC\ OUT\ EXT}$ **Figure 14** — Start up from application of V<sub>PRI\_DC</sub>= 54V, 20% I<sub>OUT</sub>, 100% C<sub>SEC\_OUT\_EXT</sub> **Figure 11** — Full load ripple, $2700\mu F C_{PRI\_IN\_EXT}$ . No external $C_{SEC\_OUT\_EXT}$ . Board mounted module, scope setting: 20MHz analog BW **Figure 13** — 130A – 0A transient response: $C_{PRI\ IN\ EXT} = 2700\mu F$ , no external $C_{SEC\_OUT\_EXT}$ **Figure 15** — Start up from application of EN with pre-applied $V_{PRI\ DC} = 54V, 20\%\ l_{SEC\ DG}, 100\%\ C_{SEC\ OUT\ EXT}$ ## **General Characteristics** Specifications apply over all line, load conditions, unless otherwise noted; **Boldface** specifications apply over the temperature range of -40°C $\leq$ T<sub>INTERNAL</sub> $\leq$ 125°C (T-Grade); All other specifications are at T<sub>INTERNAL</sub> = 25°C unless otherwise noted. | Attribute | Symbol | Conditions / Notes | Min | Тур | Max | Unit | | | | |--------------------------------|-------------------------|-----------------------------------------------------------------------------------------------|--------------------|------------------|-----------------|-------------------------------------|--|--|--| | | | | | | | | | | | | Mechanical | | | | | | | | | | | Length | L | | 60.87 / [2.396] | 61.00 / [2.402] | 61.13 / [2.407] | mm/[in] | | | | | Width | W | | 24.76 / [0.975] | 25.14 / [0.990] | 25.52 / [1.005] | mm/[in] | | | | | Height | Н | | 7.21 / [0.284] | 7.26 / [0.286] | 7.31 / [0.288] | mm/[in] | | | | | Volume | Vol | Without Heatsink | | 11.13 / [0.679] | | cm <sup>3</sup> /[in <sup>3</sup> ] | | | | | Weight | W | | | 41 / [1.45] | | g/[oz] | | | | | | | Nickel | 0.51 | | 2.03 | | | | | | Lead finish | | Palladium | 0.02 | | 0.15 | μm | | | | | | | Gold | 0.003 | | 0.051 | | | | | | | | Thermal | | | | | | | | | Operating Temperature | T <sub>INTERNAL</sub> | BCM6123x60E15A3yzz (T-Grade) | -40 | | 125 | °C | | | | | Thermal Resistance Top Side | Φ <sub>INT-TOP</sub> | Estimated thermal resistance to maximum temperature internal component from isothermal top | | 1.26 | | °C/W | | | | | Thermal Resistance Leads | Φ <sub>INT-LEADS</sub> | Estimated thermal resistance to maximum temperature internal component from isothermal leads | | 1.21 | | °C/W | | | | | Thermal Resistance Bottom Side | Φ <sub>INT-BOTTOM</sub> | Estimated thermal resistance to maximum temperature internal component from isothermal bottom | | 1.03 | | °C/W | | | | | Thermal Capacity | | | | 34 | | Ws/°C | | | | | Assembly | | | | | | | | | | | Storage temperature | | BCM6123x60E15A3yzz (T-Grade) | -55 | | 125 | °C | | | | | ESD Withstand | ESD <sub>HBM</sub> | Human Body Model, "ESDA / JEDEC JDS-00 | 1-2012" Class I- | C (1kV to < 2kV) | ·) | | | | | | LJD WINISIANU | ESD <sub>CDM</sub> | Charge Device Model, "JESD 22-C101-E" C | lass II (200V to < | : 500V) | | | | | | # **General Characteristics (Cont.)** Specifications apply over all line, load conditions, unless otherwise noted; **Boldface** specifications apply over the temperature range of -40°C $\leq$ T<sub>INTERNAL</sub> $\leq$ 125°C (T-Grade); All other specifications are at T<sub>INTERNAL</sub> = 25°C unless otherwise noted. | Soldering <sup>[1]</sup> | | | | | | | | | |-------------------------------------|----------------------|-----------------------------------------------------------------------------------------|-----------------|-------------------|-----|-----------------|--|--| | Peak Temperature Top Case | | | | | 135 | °C | | | | Safety | | | | | | | | | | | | PRIMARY to SECONDARY | 2,250 | | | V <sub>DC</sub> | | | | Isolation voltage / Dielectric test | V <sub>HIPOT</sub> | PRIMARY to CASE | 2,250 | | | | | | | | | SECONDARY to CASE | 707 | | | | | | | Isolation Capacitance | C <sub>PRI_SEC</sub> | Unpowered Unit | 620 | 780 | 940 | pF | | | | Insulation Resistance | R <sub>PRI_SEC</sub> | At 500 Vdc | 10 | | | ΜΩ | | | | MTBF | | MIL-HDBK-217Plus Parts Count - 25°C<br>Ground Benign, Stationary, Indoors /<br>Computer | | 4.45 | | MHrs | | | | | | Telcordia Issue 2 - Method I Case III; 25°C<br>Ground Benign, Controlled | | 7.01 | | MHrs | | | | | | cTÜVus "EN 60950-1" | | | | | | | | Agency Approvals / Standards | | cURus "UL 60950-1" | | | | | | | | | | CE Marked for Low Voltage Directive and Ro | HS Recast Direc | tive, as applicab | ole | | | | <sup>[1]</sup> Product is not intended for reflow solder attach. ## PMBus™ System Diagram The PMBus communication enabled bus converter provides accurate telemetry monitoring and reporting, threshold and warning limits adjustment, in addition to corresponding status flags. The BCM internal $\mu$ C is referenced to primary ground. The Digital Isolator allows UART communication interface with the host Digital Supervisor at typical speed of 750KHz across the isolation barrier. One of the advantages of the Digital Isolator is its low power consumption. Each transmission channel is able to draw its internal bias circuitry directly from the input signal being transmitted to the output with minimal to no signal distortion. The Digital Supervisor provides the host system $\mu$ C with access to an array of up to 4 BCMs. This array is constantly polled for status by the Digital Supervisor. Direct communication to individual BCM is enabled by a page command. For example, the page (0x00) prior to a telemetry inquiry points to the Digital Supervisor data and pages (0x01 – 0x04) prior to a telemetry inquiry points to the array of BCMs connected data. The Digital Supervisor constantly polls the BCM data through the UART interface. The Digital Supervisor enables the PMBus compatible host interface with an operating bus speed of up to 400kHz. The Digital Supervisor follows the PMBus command structure and specification. Please refer to the Digital Supervisor data sheet for more details. ## Sine Amplitude Converter™ Point of Load Conversion Figure 16 — BCM module AC model The Sine Amplitude Converter (SAC<sup>TM</sup>) uses a high frequency resonant tank to move energy from Primary to secondary and vice versa. The resonant LC tank, operated at high frequency, is amplitude modulated as a function of primary voltage and secondary current. A small amount of capacitance embedded in the primary and secondary stages of the module is sufficient for full functionality and is key to achieving high power density. The BCM6123x60E15A3yzz SAC can be simplified into the preceding model. At no load: $$V_{SEC} = V_{PRI} \bullet K \tag{1}$$ K represents the "turns ratio" of the SAC. Rearranging Eq (1): $$K = \frac{V_{SEC}}{V_{PRI}} \tag{2}$$ In the presence of load, V<sub>SEC</sub> is represented by: $$V_{SEC} = V_{PRI} \bullet K - I_{SEC} \bullet R_{SEC} \tag{3}$$ and lout is represented by: $$I_{SEC} = \frac{I_{PRI} - I_{PRI\_Q}}{K} \tag{4}$$ $R_{SEC}$ represents the impedance of the SAC, and is a function of the $R_{DSON}$ of the primary and secondary MOSFETs and the winding resistance of the power transformer. PRI\_Q represents the quiescent current of the SAC control, gate drive circuitry, and core losses. The use of DC voltage transformation provides additional interesting attributes. Assuming that $R_{SEC}=0\Omega$ and $I_{PRI\_Q}=0A$ , Eq. (3) now becomes Eq. (1) and is essentially load independent, resistor R is now placed in series with $P_{RI}$ . **Figure 17** — K = 1/4 Sine Amplitude Converter with series primary resistor The relationship between V<sub>PRI</sub> and V<sub>SEC</sub> becomes: $$V_{SEC} = (V_{PRI} - I_{PRI} \circ R) \circ K \tag{5}$$ Substituting the simplified version of Eq. (4) $(I_{PRI\_Q}$ is assumed = 0A) into Eq. (5) yields: $$V_{SEC} = V_{PRI} \cdot K - I_{SEC} \cdot R \cdot K^2 \tag{6}$$ This is similar in form to Eq. (3), where $R_{SEC}$ is used to represent the characteristic impedance of the SAC<sup>TM</sup>. However, in this case a real R on the primary side of the SAC is effectively scaled by $K^2$ with respect to the secondary. Assuming that R = $1\Omega$ , the effective R as seen from the secondary side is $62.5m\Omega$ , with K = 1/4. A similar exercise should be performed with the additon of a capacitor or shunt impedance at the primary of the SAC. A switch in series with $V_{PRI}$ is added to the circuit. This is depicted in Figure 18. Figure 18 — Sine Amplitude Converter with primary capacitor A change in $V_{PRI}$ with the switch closed would result in a change in capacitor current according to the following equation: $$I_C(t) = C \frac{dV_{PRI}}{dt} \tag{7}$$ Assume that with the capacitor charged to $V_{PRI}$ , the switch is opened and the capacitor is discharged through the idealized SAC. In this case, $$I_C = I_{SEC} \cdot K \tag{8}$$ substituting Eq. (1) and (8) into Eq. (7) reveals: $$I_{SEC} = \frac{C}{K^2} \bullet \frac{dV_{SEC}}{dt} \tag{9}$$ The equation in terms of the secondary has yielded a $K^2$ scaling factor for C, specified in the denominator of the equation. A K factor less than unity results in an effectively larger capacitance on the secondary when expressed in terms of the primary. With a K = 1/4 as shown in Figure 18, C = 1 $\mu$ F would appear as C = 16 $\mu$ F when viewed from the secondary. Low impedance is a key requirement for powering a high-current, low-voltage load efficiently. A switching regulation stage should have minimal impedance while simultaneously providing appropriate filtering for any switched current. The use of a SAC between the regulation stage and the point of load provides a dual benefit of scaling down series impedance leading back to the source and scaling up shunt capacitance or energy storage as a function of its K factor squared. However, the benefits are not useful if the series impedance of the SAC is too high. The impedance of the SAC must be low, i.e. well beyond the crossover frequency of the system. A solution for keeping the impedance of the SAC low involves switching at a high frequency. This enables small magnetic components because magnetizing currents remain low. Small magnetics mean small path lengths for turns. Use of low loss core material at high frequencies also reduces core losses. The two main terms of power loss in the BCM module are: - No load power dissipation (P<sub>PRI\_NL</sub>): defined as the power used to power up the module with an enabled powertrain at no load. - Resistive loss (R<sub>SEC</sub>): refers to the power loss across the BCM module modeled as pure resistive impedance. $$P_{DISSIPATED} = P_{PRI\_NL} + P_{RSEC} \tag{10}$$ Therefore, $$P_{SEC\_OUT} = P_{PRI\_IN} - P_{DISSIPATED} = PRI\_IN - P_{PRI\_NL} - P_{RSEC}$$ (11) The above relations can be combined to calculate the overall module efficiency: $$\eta = \frac{P_{SEC\_OUT}}{P_{PRI\_IN}} = \frac{P_{PRI\_IN} - P_{PRI\_NL} - P_{RSEC}}{P_{PRI\_IN}}$$ (12) $$= \ \, \frac{V_{PRI} \bullet I_{PRI} - P_{PRI\_NL} - (I_{SEC})^2 \bullet R_{SEC}}{V_{PRI} \bullet I_{PRI}}$$ $$= 1 - \left| \frac{P_{PRI\_NL} + (I_{SEC})^2 \cdot R_{SEC}}{V_{PRI} \cdot I_{PRI}} \right|$$ ## **Input and Output Filter Design** A major advantage of SACTM systems versus conventional PWM converters is that the transformer based SAC does not require external filtering to function properly. The resonant LC tank, operated at extreme high frequency, is amplitude modulated as a function of primary voltage and secondary current and efficiently transfers charge through the isolation transformer. A small amount of capacitance embedded in the primary and secondary stages of the module is sufficient for full functionality and is key to achieving power density. This paradigm shift requires system design to carefully evaluate external filters in order to: ■ Guarantee low source impedance: To take full advantage of the BCM module's dynamic response, the impedance presented to its primary terminals must be low from DC to approximately 5MHz. The connection of the bus converter module to its power source should be implemented with minimal distribution inductance. If the interconnect inductance exceeds 100nH, the primary should be bypassed with a RC damper to retain low source impedance and stable operation. With an interconnect inductance of 200nH, the RC damper may be as high as $1\mu F$ in series with $0.3\Omega$ . A single electrolytic or equivalent low-Q capacitor may be used in place of the series RC bypass. ■ Further reduce primary and/or secondary voltage ripple without sacrificing dynamic response: Given the wide bandwidth of the module, the source response is generally the limiting factor in the overall system response. Anomalies in the response of the primary source will appear at the secondary of the module multiplied by its K factor. Protect the module from overvoltage transients imposed by the system that would exceed maximum ratings and induce stresses: The module primary/secondary voltage ranges shall not be exceeded. An internal overvoltage lockout function prevents operation outside of the normal operating primary range. Even when disabled, the powertrain is exposed to the applied voltage and power MOSFETs must withstand it. Total load capacitance at the secondary of the BCM module shall not exceed the specified maximum. Owing to the wide bandwidth and low secondary impedance of the module, low-frequency bypass capacitance and significant energy storage may be more densely and efficiently provided by adding capacitance at the primary of the module. At frequencies <500kHz the module appears as an impedance of $R_{SEC}$ between the source and load. Within this frequency range, capacitance at the primary appears as effective capacitance on the secondary per the relationship defined in Eq. (13). $$C_{SEC\_EXT} = \frac{C_{PRI\_EXT}}{K^2}$$ (13) This enables a reduction in the size and number of capacitors used in a typical system. ## **Thermal Considerations** The ChiP package provides a high degree of flexibility in that it presents three pathways to remove heat from internal power dissipating components. Heat may be removed from the top surface, the bottom surface and the leads. The extent to which these three surfaces are cooled is a key component for determining the maximum power that is available from a ChiP, as can be seen from Figure 1. Since the ChiP has a maximum internal temperature rating, it is necessary to estimate this internal temperature based on a real thermal solution. Given that there are three pathways to remove heat from the ChiP, it is helpful to simplify the thermal solution into a roughly equivalent circuit where power dissipation is modeled as a current source, isothermal surface temperatures are represented as voltage sources and the thermal resistances are represented as resistors. Figure 19 shows the "thermal circuit" for a VI Chip® BCM module 6123 in an application where the top, bottom, and leads are cooled. In this case, the BCM power dissipation is PD<sub>TOTAL</sub> and the three surface temperatures are represented as T<sub>CASE</sub> TOP, T<sub>CASE</sub> BOTTOM, and TLEADS. This thermal system can now be very easily analyzed using a SPICE simulator with simple resistors, voltage sources, and a current source. The results of the simulation would provide an estimate of heat flow through the various pathways as well as internal temperature. Figure 19 — Top case, Bottom case and leads thermal model Alternatively, equations can be written around this circuit and analyzed algebraically: $$T_{INT} - PD_1 \bullet \Phi_{INT:TOP} = T_{CASE\_TOP}$$ $T_{INT} - PD_2 \bullet \Phi_{INT:BOTTOM} = T_{CASE\_BOTTOM}$ $T_{INT} - PD_3 \bullet \Phi_{INT:LEADS} = T_{LEADS}$ $PD_{TOTAL} = PD_1 + PD_2 + PD_3$ Where $T_{INT}$ represents the internal temperature and PD<sub>1</sub>, PD<sub>2</sub>, and PD<sub>3</sub> represent the heat flow through the top side, bottom side, and leads respectively. Figure 20 — Top case and leads thermal model Figure 20 shows a scenario where there is no bottom side cooling. In this case, the heat flow path to the bottom is left open and the equations now simplify to: $$T_{INT} - PD_1 \bullet \Phi_{INT-TOP} = T_{CASE\_TOP}$$ $T_{INT} - PD_3 \bullet \Phi_{INT-LEADS} = T_{LEADS}$ $PD_{TOTAL} = PD_1 + PD_3$ Figure 21 — Top case thermal model Figure 21 shows a scenario where there is no bottom side and leads cooling. In this case, the heat flow path to the bottom is left open and the equations now simplify to: $$T_{INT} - PD_I \bullet \Phi_{INT\text{-}TOP} = T_{CASE\_TOP}$$ $PD_{TOTAL} = PD_1$ Please note that Vicor has a suite of online tools, including a simulator and thermal estimator which greatly simplify the task of determining whether or not a BCM thermal configuration is valid for a given condition. These tools can be found at: <a href="http://www.vicorpower.com/powerbench">http://www.vicorpower.com/powerbench</a>. #### **Current Sharing** The performance of the SAC™ topology is based on efficient transfer of energy through a transformer without the need of closed loop control. For this reason, the transfer characteristic can be approximated by an ideal transformer with a positive temperature coefficient series resistance. This type of characteristic is close to the impedance characteristic of a DC power distribution system both in dynamic (AC) behavior and for steady state (DC) operation. When multiple BCM modules of a given part number are connected in an array they will inherently share the load current according to the equivalent impedance divider that the system implements from the power source to the point of load. Some general recommendations to achieve matched array impedances include: - Dedicate common copper planes within the PCB to deliver and return the current to the modules. - Provide as symmetric a PCB layout as possible among modules - An input filter is required for an array of BCMs in order to prevent circulating currents. For further details see <u>AN:016 Using BCM Bus Converters</u> in High Power Arrays. Figure 22 — BCM module array #### **Fuse Selection** In order to provide flexibility in configuring power systems VI Chip® modules are not internally fused. Input line fusing of VI Chip products is recommended at system level to provide thermal protection in case of catastrophic failure. The fuse shall be selected by closely matching system requirements with the following characteristics: - Current rating (usually greater than maximum current of BCM module) - Maximum voltage rating (usually greater than the maximum possible input voltage) - Ambient temperature - Nominal melting I<sup>2</sup>t - Recommend fuse: ≤ 40A Littelfuse 456 Series (primary side) #### **Reverse Operation** BCM modules are capable of reverse power operation. Once the unit is started, energy will be transferred from secondary back to the primary whenever the secondary voltage exceeds $V_{PRI} \bullet K$ . The module will continue operation in this fashion for as long as no faults occur. Transient operation in reverse is expected in cases where there is significant energy storage on the secondary and transient voltages appear on the primary. ## **BCM Module Through Hole Package Mechanical Drawing and Recommended Land Pattern** # **Revision History** | Revision | Date | Description | Page Number(s) | |----------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------| | 1.0 | 08/26/15 | Initial Release | n/a | | 1.1 | 09/??/15 | Changed PRI to SEC Input Quiescent Current | 5 | | 1.2 | 07/26/16 | Added PMBus enabled product and associated related specifications Updated electrical specifications table for forward direction Added electrical specifications table for reverse direction Updated figure 2 Updated figures 14 & 15 | all<br>5, 6 & 7<br>8 & 9<br>10<br>18 | # Vicor's comprehensive line of power solutions includes high density AC-DC and DC-DC modules and accessory components, fully configurable AC-DC and DC-DC power supplies, and complete custom power systems. Information furnished by Vicor is believed to be accurate and reliable. However, no responsibility is assumed by Vicor for its use. Vicor makes no representations or warranties with respect to the accuracy or completeness of the contents of this publication. Vicor reserves the right to make changes to any products, specifications, and product descriptions at any time without notice. Information published by Vicor has been checked and is believed to be accurate at the time it was printed; however, Vicor assumes no responsibility for inaccuracies. Testing and other quality controls are used to the extent Vicor deems necessary to support Vicor's product warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. Specifications are subject to change without notice. #### **Vicor's Standard Terms and Conditions** All sales are subject to Vicor's Standard Terms and Conditions of Sale, which are available on Vicor's webpage or upon request. #### **Product Warranty** In Vicor's standard terms and conditions of sale, Vicor warrants that its products are free from non-conformity to its Standard Specifications (the "Express Limited Warranty"). This warranty is extended only to the original Buyer for the period expiring two (2) years after the date of shipment and is not transferable. UNLESS OTHERWISE EXPRESSLY STATED IN A WRITTEN SALES AGREEMENT SIGNED BY A DULY AUTHORIZED VICOR SIGNATORY, VICOR DISCLAIMS ALL REPRESENTATIONS, LIABILITIES, AND WARRANTIES OF ANY KIND (WHETHER ARISING BY IMPLICATION OR BY OPERATION OF LAW) WITH RESPECT TO THE PRODUCTS, INCLUDING, WITHOUT LIMITATION, ANY WARRANTIES OR REPRESENTATIONS AS TO MERCHANTABILITY, FITNESS FOR PARTICULAR PURPOSE, INFRINGEMENT OF ANY PATENT, COPYRIGHT, OR OTHER INTELLECTUAL PROPERTY RIGHT, OR ANY OTHER MATTER. This warranty does not extend to products subjected to misuse, accident, or improper application, maintenance, or storage. Vicor shall not be liable for collateral or consequential damage. Vicor disclaims any and all liability arising out of the application or use of any product or circuit and assumes no liability for applications assistance or buyer product design. Buyers are responsible for their products and applications using Vicor products and components. Prior to using or distributing any products that include Vicor components, buyers should provide adequate design, testing and operating safeguards. Vicor will repair or replace defective products in accordance with its own best judgment. For service under this warranty, the buyer must contact Vicor to obtain a Return Material Authorization (RMA) number and shipping instructions. Products returned without prior authorization will be returned to the buyer. The buyer will pay all charges incurred in returning the product to the factory. Vicor will pay all reshipment charges if the product was defective within the terms of this warranty. #### **Life Support Policy** VICOR'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS PRIOR WRITTEN APPROVAL OF THE CHIEF EXECUTIVE OFFICER AND GENERAL COUNSEL OF VICOR CORPORATION. As used herein, life support devices or systems are devices which (a) are intended for surgical implant into the body, or (b) support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in a significant injury to the user. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system or to affect its safety or effectiveness. Per Vicor Terms and Conditions of Sale, the user of Vicor products and components in life support applications assumes all risks of such use and indemnifies Vicor against all liability and damages. #### **Intellectual Property Notice** Vicor and its subsidiaries own Intellectual Property (including issued U.S. and pending patent applications) relating to the products described in this data sheet. No license, whether express, implied, or arising by estoppel or otherwise, to any intellectual property rights is granted by this document. Interested parties should contact Vicor's Intellectual Property Department. The products described on this data sheet are protected by the following U.S. Patents Numbers: 6,911,848; 6,930,893; 6,934,166; 7,145,786; 7,782,639; 8,427,269 and for use under 6,975,098 and 6,984,965. ## **Vicor Corporation** 25 Frontage Road Andover, MA, USA 01810 Tel: 800-735-6200 Fax: 978-475-6715 #### email Customer Service: <u>custserv@vicorpower.com</u> Technical Support: <u>apps@vicorpower.com</u>